Shop OBEX P1 Docs P2 Docs Learn Events
Propeller II update - BLOG - Page 65 — Parallax Forums

Propeller II update - BLOG

16263656768223

Comments

  • whickerwhicker Posts: 749
    edited 2013-02-06 21:03
    Honestly I'd be happy with a 64 I/O P1B that can use the MUL and MULS instructions.
    Just a bit more performance like that would be a sweet spot between the P1 and P2.


    Although I've been ambivalent about the P2 for a long time, with the end in sight I'm starting to think about it again.
    It'll be so cool to have those DACs.
  • David BetzDavid Betz Posts: 14,511
    edited 2013-02-07 04:55
    jmg wrote: »
    A VHDL variant does exist, it is called the Prop 2 ;)
    I may be wrong but I think Chip used Verilog for P2 not VHDL.
  • BigFootBigFoot Posts: 259
    edited 2013-02-07 07:18
    I think a P1B running at 160 MHz with 64 I/O's would be really cool.
  • SeairthSeairth Posts: 2,474
    edited 2013-02-07 07:41
    I'm curious about the P1 applications that currently max out the pin usage. If a new version of P1 implemented some of the I/O capabilities from P2 (ADC, DAC, etc.), how many pins would that free up?
  • cgraceycgracey Posts: 14,131
    edited 2013-02-07 08:34
    localroger wrote: »
    Incidentally, on the scaling it in VHDL thing at the last UPEW Chip teased us with the possibility of rescaling P2 to 45nm and creating chips that can run at 1 GHz. Of course they'd also require 100 watt power supplies because of the leakage...

    Those chips that take 100 watts are usually on the order of 500 square mm. When we did the 40nm synthesis test with the P2 Verilog source, the silicon area was under 1 square mm. Add another 2 for SRAM and you've got 3. 100 watts * (3mm/500mm) = 600mW, likely.
  • SeairthSeairth Posts: 2,474
    edited 2013-02-07 09:00
    cgracey wrote: »
    Those chips that take 100 watts are usually on the order of 500 square mm. When we did the 40nm synthesis test with the P2 Verilog source, the silicon area was under 1 square mm. Add another 2 for SRAM and you've got 3. 100 watts * (3mm/500mm) = 600mW, likely.

    So, just for fun, supposing that an active human brain requires about 80W (see http://wiki.answers.com/Q/How_many_watts_of_energy_does_your_brain_generate_while_awake), then this would be the equivalent of about 133 P2s. Figuring that the scaling isn't quite linear, lets go with just 100 P2s (for a total of 300 square mm, or 3 square cm). If you kept the peripherals the same, but just increased the cog count (maybe 100 sets of 8), just think of the power we could have in our hands!!! With clever use of the multi-tasking capability, you could emulate upwards of 3000+ neurons!

    Hmm... okay.. So if you could just reduce power consumption by about 3x10^7... :)


    Out of curiosity, what is the estimated power requirements (excluding I/O) of the P2 as it stands right now?
  • Bobb FwedBobb Fwed Posts: 1,119
    edited 2013-02-07 09:11
    Seairth wrote: »
    I'm curious about the P1 applications that currently max out the pin usage. If a new version of P1 implemented some of the I/O capabilities from P2 (ADC, DAC, etc.), how many pins would that free up?

    I've used all the IOs in our project, and the addition of ADCs or DACs to a P1A would not help at all. I use an ADC in my project, but I get 8 input channels using only 3 IOs, so if I migrated that on to the P1A, I couldn't. But there are features that I would love to add to this project if I had more IOs, but we can't justify the price of adding a second Propeller. So if we got a P1B (with or with out ADCs) we could add all that stuff. If the P1B got ADCs/DACs as well, we could remove some of the external components and justify an increase in the price of the P1B over the P1A. We definitely would put a P1 with 64 IOs to great use. We want to use the P2, but we are using the P1 in a battery operated application, so the increase in power consumption my preclude its use in this project. But there are other projects on the horizon where the increased speed and functionality will be a necessity.
  • cgraceycgracey Posts: 14,131
    edited 2013-02-07 10:15
    Seairth wrote: »
    Out of curiosity, what is the estimated power requirements (excluding I/O) of the P2 as it stands right now?

    I think it will be about 1.5 watts with all cogs going. When we laid out the power grid, we modeled power consumption very aggressively, so that at 3 watts consumption, the grid only sags about 50mV, worst-case.
  • pedwardpedward Posts: 1,642
    edited 2013-02-07 11:35
    That's only 1.5 times the 8086 processor, but thousands of times the computer power!
  • jazzedjazzed Posts: 11,803
    edited 2013-02-07 11:39
    One of my plans for P2 will use as many ADC/DACs as possible and very likely all COGs and on-board memory. I'll avoid using external memory if possible for that one since most of the product will have to do with IO features rather than business logic. We'll see.
  • DoofusDoofus Posts: 28
    edited 2013-02-23 13:00
    OK !!
    Back to the original question.....
    When is the latest expectation of a Prop II release? Like for a purchase thereof?
    My credit card is waiting.....
  • cgraceycgracey Posts: 14,131
    edited 2013-02-23 19:32
    Doofus wrote: »
    OK !!
    Back to the original question.....
    When is the latest expectation of a Prop II release? Like for a purchase thereof?
    My credit card is waiting.....

    Well, it turns out there wasn't a Feb 20 shuttle tapeout date for the TSMC C018LP process, after all. It's March 20, so we've got all the data out to the people handling the shuttle, but we are 4 weeks from fabrication beginning. We should have parts back late April. Hopefully, it works, so we can show it at the May 4 Propeller Expo.
  • David BetzDavid Betz Posts: 14,511
    edited 2013-02-23 19:53
    cgracey wrote: »
    Well, it turns out there wasn't a Feb 20 shuttle tapeout date for the TSMC C018LP process, after all. It's March 20, so we've got all the data out to the people handling the shuttle, but we are 4 weeks from fabrication beginning. We should have parts back late April. Hopefully, it works, so we can show it at the May 4 Propeller Expo.

    That's too bad. At least you're ready for it when it comes though. In the meantime, we can have fun with our new FPGA add-on boards! :-)
  • cgraceycgracey Posts: 14,131
    edited 2013-02-23 23:30
    David Betz wrote: »
    That's too bad. At least you're ready for it when it comes though. In the meantime, we can have fun with our new FPGA add-on boards! :-)

    That's right. Video work can be done, as well as CTR stuff. I'll probably make some FPGA configuration file that does delta-sigma over what are otherwise I/O pins. That way, the Goertzel transform can be explored, too. And then there's the texture mapping, too.
  • RaymanRayman Posts: 13,767
    edited 2013-02-25 08:48
    Chance to see a working Prop2 chip has me thinking about going to the "official" conference...
  • David BetzDavid Betz Posts: 14,511
    edited 2013-02-25 09:02
    Rayman wrote: »
    Chance to see a working Prop2 chip has me thinking about going to the "official" conference...
    I wouldn't mind attending OPC but it's on my anniversary. I'll have to convince my wife that it will be a good way to spend that day. :-)
  • potatoheadpotatohead Posts: 10,253
    edited 2013-02-26 08:21
    Tough sell. I'm still sorting out whether or not I can go.
  • jazzedjazzed Posts: 11,803
    edited 2013-02-26 17:57
    David Betz wrote: »
    I wouldn't mind attending OPC but it's on my anniversary. I'll have to convince my wife that it will be a good way to spend that day. :-)

    Just drop her off at Reno on the way with a boat load of entertainment cash.
  • David BetzDavid Betz Posts: 14,511
    edited 2013-02-26 18:31
    jazzed wrote: »
    Just drop her off at Reno on the way with a boat load of entertainment cash.
    Thanks for the suggestion but unfortunately neither of us are gamblers. On the other hand, she has expressed some interest in putting together a proposal for the MicroMedic contest so maybe she'll develop an interest in microcontrollers and actually want to attend OPC. :-)
  • Beau SchwabeBeau Schwabe Posts: 6,545
    edited 2013-02-26 20:03
    David Betz,

    Happy futuristic anniversary :-) , mine is May 14th.

    Hope to see you there!!!
  • SeairthSeairth Posts: 2,474
    edited 2013-02-27 04:57
    David Betz wrote: »
    I wouldn't mind attending OPC but it's on my anniversary. I'll have to convince my wife that it will be a good way to spend that day. :-)

    Huh. I wonder if I could convince my wife that this many years of marriage is the "microcontroller anniversary".
  • bruceebrucee Posts: 239
    edited 2013-02-27 17:04
    I think it will be about 1.5 watts with all cogs going. When we laid out the power grid, we modeled power consumption very aggressively, so that at 3 watts consumption, the grid only sags about 50mV, worst-case.

    Is that really what your simulations are saying about power consumption? Or is it just some worst case scenario?

    800 mA is an awful lot of power for a micro, that is like 40x of most of them out there, and about 4x the worst I've seen on some really big 200 MHz multi-core ARMs with all their peripherals going.
  • Mike GreenMike Green Posts: 23,101
    edited 2013-02-27 18:48
    Each cog takes roughly 1/8th of that with the hub logic taking a little bit more. That's roughly 200mW per cog when going full bore. Remember that the power consumption drops markedly when the cog is waiting for a future time or I/O pin state. Most cogs that provide I/O functions will spend most of their time waiting. Only the main cog (running the main program) and cogs doing high resolution video output are likely to be drawing this maximum current.
  • cgraceycgracey Posts: 14,131
    edited 2013-02-27 19:06
    I was not sure how many gates would be toggling, typically, so we used a high number for the power estimation and a higher number for the power grid requirement. We tried to be conservative, but we don't know what the consumption will be, unfortunately.
  • Cluso99Cluso99 Posts: 18,066
    edited 2013-02-27 20:18
    Chips is being conservative as usual. Remember the P1 is rated for 80MHz yet I always run them at 104MHz ;)
  • jmgjmg Posts: 15,140
    edited 2013-02-27 20:54
    Mike Green wrote: »
    ... Only the main cog (running the main program) and cogs doing high resolution video output are likely to be drawing this maximum current.

    As well as the usual mA/MHz slopes, there will be some base-currents around enabling things like the DACs.
    An interesting number, would be Icc with all pin-dacs enabled ?
  • KC_RobKC_Rob Posts: 465
    edited 2013-02-28 08:54
    brucee wrote: »
    Is that really what your simulations are saying about power consumption? Or is it just some worst case scenario?

    800 mA is an awful lot of power for a micro,...
    Yikes!
  • DaveJensonDaveJenson Posts: 370
    edited 2013-04-09 10:05
    What is the latest news on getting real P2 Chips in hand? Did the Shuttle run complete?
  • Beau SchwabeBeau Schwabe Posts: 6,545
    edited 2013-04-09 11:18
    "What is the latest news on getting real P2 Chips in hand?" - The latest date we have received from the FAB is mid May

    "Did the Shuttle run complete?" - The shuttle run went out on March 20th, and is in production right now.

    Right now it's "hurry up and wait" until we have the chips back to physically test.
  • KaosKiddKaosKidd Posts: 296
    edited 2013-04-09 12:37
    Too bad the OPC is all the way on the other side of the US... Now... if it were closer I'd prolly be able to convince the better half that this is something more then just a fun and expensive trip. :)
Sign In or Register to comment.